# CY62146G/CY62146GE CY62146GSL/CY62146GESL MoBL® # 4-Mbit (256K words × 16 bit) Static RAM with **Error-Correcting Code (ECC)** ### **Features** ■ High speed: 45 ns/55 ns ■ Ultra-low standby power Typical standby current: 3.5 μA Maximum standby current: 8.7 μA ■ Embedded ECC for single-bit error correction<sup>[1]</sup> ■ Wide voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, 4.5 V to 5.5 V ■ 1.0-V data retention ■ TTL-compatible inputs and outputs ■ Error indication (ERR) pin to indicate 1-bit error detection and correction ■ Pb-free 48-ball VFBGA and 44-pin TSOP II packages ## **Functional Description** CY62146G/ CY62146GE and CY62146GSL / CY62146GESL are high-performance CMOS low-power (MoBL) SRAM devices with embedded ECC. Both devices are offered in single and dual chip enable options and in multiple pin configurations. The CY62146GE/ CY62146GESL device includes an ERR pin that signals an error-detection and correction event during a read cycle. The CY62146GSL/CY62146GESL<sup>[1]</sup> device supports a wide voltage range of 2.2 V-3.6 V and 4.5 V-5.5 V. Devices with a single chip enable input are accessed by asserting the chip enable (CE) input LOW. Dual chip enable devices are accessed by asserting both chip enable inputs - CE<sub>1</sub> as low and CE2 as HIGH. Data writes are performed by asserting the Write Enable (WE) input LOW, while providing the data on I/O<sub>0</sub> through I/O<sub>15</sub> and address on A<sub>0</sub> through A<sub>17</sub> pins. The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs control write operations to the upper and lower bytes of the specified memory location. BHE controls I/O<sub>8</sub> through I/O<sub>15</sub> and BLE controls I/O<sub>0</sub> through I/O<sub>7</sub>. Data reads are performed by asserting the Output Enable (OE) input and providing the required address on the address lines. Read data is accessible on the I/O lines (I/O<sub>0</sub> through I/O<sub>15</sub>). Byte accesses can be performed by asserting the required byte enable signal (BHE or BLE) to read either the upper byte or the lower byte of data from the specified address location. All I/Os (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a HI-Z state when the device is deselected (CE HIGH for a single chip enable device and $\overline{CE}_1$ HIGH/CE<sub>2</sub> LOW for a dual chip enable device), or control signals are deasserted (OE, BLE, BHE). On the CY62146GE/CY62146GESL devices, the detection and correction of a single-bit error in the accessed location is indicated by the assertion of the ERR output (ERR = HIGH)[2]. See the Truth Table CY62146G/CY62146GE/CY62146GSL/CY62146GESL on page 17 for a complete description of read and write modes. The logic block diagrams are on page 2. ### **Product Portfolio** | F01 | Features and | | | | | Power Dis | sipation | | | |------------------------------|-------------------------|------------|--------------------------------|------------|---------------------------|------------------------|---------------------------------|-----|--| | | Options | | | | Operating | I <sub>CC</sub> , (mA) | Ctondby I (vA) | | | | Product <sup>[3]</sup> | (see the Pin | Range | V <sub>CC</sub> Range (V) | Speed (ns) | f = f <sub>max</sub> | | — Standby, I <sub>SB2</sub> (μΑ | | | | | Configurations section) | | | | <b>Typ</b> <sup>[4]</sup> | Max | Typ <sup>[4]</sup> | Max | | | CY62146G(E)18 | Single or dual | Industrial | 1.65 V-2.2 V | 55 | 15 | 20 | 3.5 | 10 | | | CY62146G(E)30 | Chip Enables | | 2.2 V-3.6 V | 45 | 15 | 20 | 3.5 | 8.7 | | | CY62146G(E) | Ontional EDD | | 4.5 V–5.5 V | | | | | | | | CY62146G(E)SL <sup>[5]</sup> | Optional ERR pin | | 2.2 V–3.6 V and<br>4.5 V–5.5 V | | | | | | | Datasheet specifications are not guaranteed for $V_{CC}$ in the range of 3.6 V to 4.5 V. This device does not support automatic write-back on error detection. The ERR pin is available only for devices which have ERR option "E" in the ordering code. Refer Ordering Information for details. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC}$ = 1.8 V (for a $V_{CC}$ range of 1.65 V–2.2 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2 V–3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V–5.5 V), $V_{CC}$ = 25 °C. Datasheet specifications are not guaranteed for $V_{CC}$ in the range of 3.6 V to 4.5 V. Cypress Semiconductor Corporation Document Number: 001-95420 Rev. \*C Revised January 11, 2016 # Logic Block Diagram - CY62146G/CY62146GSL # Logic Block Diagram - CY62146GE/CY62146GESL ### **Contents** | Pin Configuration - CY62146G/CY62146GSL | 4 | |-----------------------------------------|----| | Pin Configuration - CY62146GE | 6 | | Maximum Ratings | 8 | | Operating Range | 8 | | DC Electrical Characteristics | 8 | | Capacitance | 10 | | Thermal Resistance | 10 | | AC Test Loads and Waveforms | 10 | | Data Retention Characteristics | 11 | | Data Retention Waveform | 11 | | AC Switching Characteristics | 12 | | Switching Waveforms | 13 | | Truth Table - CY62146G/CY62146GE/ | | | CY62146GSL/CY62146GESL | 17 | | ERR Output - CY62146GE/CY62146GESL | | | Ordering information | 18 | |-----------------------------------------|----| | Ordering Code Definitions | 18 | | Package Diagrams | 19 | | Acronyms | 20 | | Document Conventions | 20 | | Units of Measure | 20 | | Document History Page | 21 | | Sales, Solutions, and Legal Information | 22 | | Worldwide Sales and Design Support | 22 | | Products | 22 | | PSoC® Solutions | 22 | | Cypress Developer Community | 22 | | Technical Support | | | | | # Pin Configuration - CY62146G/CY62146GSL Figure 1. 48-ball VFBGA Pinout (Dual Chip Enable without ERR) - CY62146G/CY62146GSL [6] Figure 2. 48-ball VFBGA Pinout (Single Chip Enable without ERR) - CY62146G/CY62146GSL [6] ### Note Document Number: 001-95420 Rev. \*C <sup>6.</sup> NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. # Pin Configuration - CY62146G/CY62146GSL (continued) Figure 3. 44-pin TSOP II Pinout (Single Chip Enable without ERR) - CY62146G/CY62146GSL [7] | 1 | _ | | _ | 1 | | |---------------|----|------------|----|---|-------| | A4 <b>□</b> | 1 | | 44 | | A5 | | A3 <b>■</b> | 2 | | 43 | - | A6 | | A2 <b>=</b> | 3 | | 42 | | A7 | | A1 <b>=</b> | 4 | | 41 | - | /OE | | A0 <b>=</b> | 5 | | 40 | - | /BHE | | /CE = | 6 | | 39 | - | /BLE | | I/O0 <b>=</b> | 7 | | 38 | | I/O15 | | I/O1 <b>=</b> | 8 | | 37 | - | I/O14 | | I/O2 <b>=</b> | 9 | | 36 | - | I/O13 | | I/O3 <b>=</b> | 10 | | 35 | Þ | I/O12 | | VCC= | 11 | | 34 | - | VSS | | VSS= | 12 | 44-TSOP-II | 33 | - | VCC | | I/O4 <b>=</b> | 13 | 44 1001 II | 32 | Þ | I/O11 | | I/O5 <b>=</b> | 14 | | 31 | Þ | I/O10 | | I/O6 <b>=</b> | 15 | | 30 | Þ | 1/09 | | I/O7 <b>=</b> | 16 | | 29 | Þ | I/O8 | | /WE <b>=</b> | 17 | | 28 | - | NC | | A17 <b>=</b> | 18 | | 27 | - | A8 | | A16 <b>⊏</b> | 19 | | 26 | Þ | A9 | | A15 <b>⊏</b> | 20 | | 25 | Þ | A10 | | A14 <b>■</b> | 21 | | 24 | þ | A11 | | A13 <b>=</b> | 22 | | 23 | þ | A12 | ### Note Document Number: 001-95420 Rev. \*C NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. # Pin Configuration - CY62146GE Figure 4. 48-ball VFBGA Pinout (Single Chip Enable with ERR) – CY62146GE [8, 9] Figure 5. 48-ball VFBGA Pinout (Dual Chip Enable with ERR) – CY62146GE [8, 9] ### Notes 9. ERR is an output pin. <sup>8.</sup> NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. # Pin Configuration – CY62146GE (continued) Figure 6. 44-pin TSOP II Pinout (Single Chip Enable with ERR) – CY62146GE /CY62146GESL<sup>[10, 11]</sup> | | _ | | _ | | | |---------------|----------|------------|----|------------|------| | A4 <b>■</b> | <b>1</b> | <u> </u> | 44 | <b>-</b> | 45 | | A3= | 2 | | 43 | <b>⊢</b> ⁄ | 46 | | A2 <b>=</b> | 3 | | 42 | <b>⊢</b> ⁄ | 47 | | A1 <b>□</b> | 4 | | 41 | <b>-</b> / | OE | | A0 <b>□</b> | 5 | | 40 | <b>-</b> / | BHE | | /CE1 <b>=</b> | 6 | | 39 | <b>-</b> / | BLE | | I/O0 <b>=</b> | 7 | | 38 | <b>–</b> 1 | /O15 | | I/O1 <b>=</b> | 8 | | 37 | <b>–</b> 1 | /014 | | I/O2 <b>=</b> | 9 | | 36 | <b>–</b> 1 | /013 | | I/O3 <b>=</b> | 10 | | 35 | <b>–</b> 1 | /012 | | VCC= | 11 | | 34 | ۱ ط | VSS | | VSS <b>=</b> | 12 | 44-TSOP-II | 33 | <b>–</b> ' | VCC | | I/O4 <b>=</b> | 13 | 1001 II | 32 | <b>–</b> 1 | /011 | | I/O5 <b>=</b> | 14 | | 31 | <u>ا</u> ا | /O10 | | I/O6 <b>=</b> | 15 | | 30 | <b>–</b> 1 | /O9 | | I/O7 <b>=</b> | 16 | | 29 | <b>–</b> 1 | /O8 | | /WE <b>=</b> | 17 | | 28 | <b>-</b> 6 | ERR | | A17 <b>=</b> | 18 | | 27 | <b>⊢</b> ⁄ | 48 | | A16 <b>=</b> | 19 | | 26 | <b>⊢</b> ⁄ | 49 | | A15 <b>=</b> | 20 | | 25 | <b>⊢</b> ⁄ | 410 | | A14 <b>■</b> | 21 | | 24 | <b> </b> | 411 | | A13 <b>=</b> | 22 | | 23 | <b>-</b> / | 112 | ### Notes <sup>10.</sup> NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration.11. ERR is an output pin. # **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied .......55 °C to + 125 °C Supply voltage to ground potential<sup>[12]</sup> ......–0.5 V to V<sub>CC</sub> + 0.5 V | DC input voltage $^{[12]}$ | | |------------------------------------------------------------|---| | Output current into outputs (in low state)20 mA | | | Static discharge voltage (MIL-STD-883, Method 3015)>2001 V | , | | Latch-up current>140 mA | | # **Operating Range** | Grade | Ambient Temperature | V <sub>CC</sub> | |----------------------------|---------------------|-------------------------------------------------------| | Industrial <sup>[13]</sup> | –40 °C to +85 °C | 1.65 V to 2.2 V,<br>2.2 V to 3.6 V,<br>4.5 V to 5.5 V | ### **DC Electrical Characteristics** Over the operating range of -40 °C to 85 °C | 5 | Description | | Took Conditions | | 45/55 ns | | | Unit | |-----------------|---------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|-----|------------------------------------|------| | Parameter | Desc | ription | Test Conditions | | Min | Тур | Max | Unit | | V <sub>OH</sub> | Output HIGH | 1.65 V to 2.2 V | $V_{CC}$ = Min, $I_{OH}$ = $-0.1$ mA | | 1.4 | _ | _ | V | | | voltage | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1 mA | | 2 | _ | _ | | | | | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -1.0 mA | | 2.2 | _ | _ | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -1.0 mA | | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1 mA | | $V_{\rm CC} - 0.5^{[14]}$ | _ | _ | | | V <sub>OL</sub> | Output LOW | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA | | _ | _ | 0.2 | V | | | voltage | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA | | _ | _ | 0.4 | | | | | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2.1 mA | | _ | _ | 0.4 | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2.1 mA | | _ | _ | 0.4 | | | V <sub>IH</sub> | Input HIGH | 1.65 V to 2.2 V | _ | | 1.4 | _ | $V_{\rm CC}$ + 0.2 <sup>[12]</sup> | | | | voltage | 2.2 V to 2.7 V | _ | | 2 | _ | $V_{CC} + 0.3^{[12]}$ | | | | | 2.7 V to 3.6 V | _ | | 2 | _ | $V_{CC} + 0.3^{[12]}$ | | | | | 4.5 V to 5.5 V | - | | 2.2 | - | $V_{CC} + 0.5^{[12]}$ | | | $V_{IL}$ | Input LOW | 1.65 V to 2.2 V | _ | | -0.2 <sup>[12]</sup> | _ | 0.4 | V | | | voltage | 2.2 V to 2.7 V | _ | | -0.3 <sup>[12]</sup> | _ | 0.6 | | | | | 2.7 V to 3.6 V | _ | | -0.3 <sup>[12]</sup> | _ | 0.8 | | | | | 4.5 V to 5.5 V | _ | | -0.5 <sup>[12]</sup> | _ | 0.8 | | | I <sub>IX</sub> | Input leakage | current | $GND \le V_{IN} \le V_{CC}$ | | <b>-</b> 1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | | $\begin{aligned} & \text{GND} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{CC}}, \\ & \text{Output disabled} \end{aligned}$ | | -1 | _ | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> operating | g supply current | 00, 001 | = 22.22 MHz<br>45 ns) | _ | 15 | 20 | mA | | | | | | = 18.18 MHz<br>55 ns) | - | 15 | 20 | mA | | | | | f | = 1 MHz | _ | _ | 6 | mA | 12. $V_{IL,(min)}$ = -2.0 V and $V_{IH,(max)}$ = $V_{CC}$ + 2 V for pulse durations of less than 2 ns. 13. Wide voltage range part supports $V_{CC}$ range of 2.2 V-3.6 V and 4.5 V-5.5 V. Datasheet specifications are not guaranteed for $V_{CC}$ in the range of 3.6 V-4.5 V. 14. This parameter is guaranteed by design and not tested. # DC Electrical Characteristics (continued) Over the operating range of -40 °C to 85 °C | Parameter | Description | Test Conditions | | 45/55 ns | | | Unit | |----------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|-----|-----|-------| | | Description | rest conditions | | Min | Тур | Max | Offic | | I <sub>SB1</sub> <sup>[15]</sup> | Automatic power down<br>current – CMOS inputs;<br>V <sub>CC</sub> = 2.2 V to 3.6 V and 4.5 V<br>to 5.5 V | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V or } \text{CE}_2 \le 0.2 \text{ V}$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \text{V}_{\text{IN}} \le 0.2 \text{ V},$ | | - | 3.5 | 8.7 | μА | | | Automatic power down<br>current – CMOS inputs<br>V <sub>CC</sub> = 1.65 V to 2.2 V | $f = f_{max}$ (address and data only)<br>$f = 0$ ( $\overline{OE}$ , and $\overline{WE}$ ), Max V <sub>CC</sub> | , | - | _ | 10 | | | I <sub>SB2</sub> <sup>[15]</sup> | Automatic power down | | 25 °C <sup>[16]</sup> | _ | 3.5 | 3.7 | μА | | | current – CMOS inputs<br>V <sub>CC</sub> = 2.2 V to 3.6 V and 4.5 V | $CE_1 \ge V_{CC} - 0.2V$ or $CE_2 \le 0.2 \text{ V}$ | 40 °C <sup>[16]</sup> | _ | _ | 4.8 | | | | to 5.5 V | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V},$ | 70 °C <sup>[16]</sup> | _ | _ | 7 | | | | | f = 0, Max V <sub>CC</sub> | 85 °C | - | - | 8.7 | | | | Automatic power down | = ,, , , , , , , , , , , , , , , , , , | 25 °C <sup>[16]</sup> | _ | 3.5 | 4.3 | | | | current – CMOS inputs<br>V <sub>CC</sub> = 1.65 V to 2.2 V | $CE_1 \ge V_{CC} - 0.2V \text{ or } CE_2 \le 0.2 V$ | 40 °C <sup>[16]</sup> | _ | _ | 5 | | | | 1.00 | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V},$ | 70 °C <sup>[16]</sup> | - | - | 7.5 | | | | | f = 0, Max V <sub>CC</sub> | 85 °C | _ | _ | 10 | | Document Number: 001-95420 Rev. \*C Page 9 of 22 Notes 15. Chip enables ( $\overline{\text{CE}}_1$ and $\text{CE}_2$ ) must be tied to CMOS levels to meet the $I_{\text{SB1}}$ / $I_{\text{SB2}}$ / $I_{\text{CCDR}}$ spec. Other inputs can be left floating. 16. The $I_{\text{SB2}}$ limits at 25 °C, 40 °C, 70 °C, and typical limit at 85 °C are guaranteed by design and not 100% tested. # Capacitance | Parameter [17] | Description | Test Conditions | Max | Unit | |------------------|--------------------|---------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | ## **Thermal Resistance** | Parameter [17] | Description | Test Conditions | 48-ball VFBGA | 44-pin TSOP II | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------|---------------|----------------|------| | $\Theta_{JA}$ | | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 31.35 | 68.85 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 14.74 | 15.97 | °C/W | ### **AC Test Loads and Waveforms** Figure 7. AC Test Loads and Waveforms [18] | Parameters | 1.8 V | 2.5 V | 3.0 V | 5.0 V | Unit | |-----------------|-------|-------|-------|-------|------| | R1 | 13500 | 16667 | 1103 | 1800 | Ω | | R2 | 10800 | 15385 | 1554 | 990 | Ω | | R <sub>TH</sub> | 6000 | 8000 | 645 | 639 | Ω | | V <sub>TH</sub> | 0.80 | 1.20 | 1.75 | 1.77 | V | <sup>17.</sup> Tested initially and after any design or process changes that may affect these parameters. 18. Full-device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100 \ \mu s$ or stable at $V_{CC(min)} \ge 100 \ \mu s$ . ### **Data Retention Characteristics** Over the Operating range | Parameter | Description | Conditions | Min | <b>Typ</b> [19] | Max | Unit | |---------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1 | - | - | V | | I <sub>CCDR</sub> <sup>[20, 21]</sup> | Data retention current | Vcc = 1.2 V | _ | | 13 | μА | | | | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V or } \text{CE}_2 \le 0.2 \text{ V}$ | | | | | | | | or $(\overline{BHE} \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | | | | | | t <sub>CDR</sub> <sup>[22, 23]</sup> | Chip deselect to data retention time | | 0 | - | - | ns | | t <sub>R</sub> <sup>[23]</sup> | Operation recovery time | | 45/55 | _ | _ | ns | ### **Data Retention Waveform** Figure 8. Data Retention Waveform ### Notes Document Number: 001-95420 Rev. \*C <sup>19.</sup> Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 1.65 V–2.2 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2 V–3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V–5.5 V), $T_A$ = 25 °C. <sup>20.</sup> Chip enables $(\overline{\text{CE}}_1 \text{ and CE}_2)$ must be tied to CMOS levels to meet the $I_{SB1} / I_{SB2} / I_{CCDR}$ spec. Other inputs can be left floating. <sup>21.</sup> $I_{CCDR}$ is guaranteed only after device is first powered up to $V_{CC(min)}$ and then brought down to $V_{DR}$ . <sup>22.</sup> These parameters are guaranteed by design. <sup>23.</sup> Full-device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100 \,\mu s$ or stable at $V_{CC(min)} \ge 100 \,\mu s$ . ## **AC Switching Characteristics** | Parameter [24] | B | 45 ns | | 55 ns | | 11 | |-------------------|-------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|------| | Parameter 12-13 | Description - | Min | Max | Min | Max | Unit | | READ CYCLE | | | • | • | • | • | | t <sub>RC</sub> | Read cycle time | 45 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid / Address to ERR valid | _ | 45 | _ | 55 | ns | | t <sub>OHA</sub> | Data hold from address change / ERR hold from address change | 10 | _ | 10 | _ | ns | | t <sub>ACE</sub> | $\overline{\text{CE}}_1$ LOW and $\text{CE}_2$ HIGH to data valid / $\overline{\text{CE}}$ LOW to ERR valid | _ | 45 | _ | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid / OE LOW to ERR valid | _ | 22 | _ | 25 | ns | | t <sub>LZOE</sub> | OE LOW to low impedance [25, 26] | 5 | _ | 5 | - | ns | | t <sub>HZOE</sub> | OE HIGH to HI-Z [25, 26, 27] | - | 18 | _ | 18 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to low impedance [25, 26] | 10 | _ | 10 | _ | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to HI-Z [25, 26, 27] | _ | 18 | _ | 18 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up [26] | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down [26] | _ | 45 | _ | 55 | ns | | t <sub>DBE</sub> | BLE / BHE LOW to data valid | - | 22 | _ | 25 | ns | | t <sub>LZBE</sub> | BLE / BHE LOW to low impedance [25, 26] | 5 | - | 5 | - | ns | | t <sub>HZBE</sub> | BLE / BHE HIGH to HI-Z [25, 26, 27] | _ | 18 | _ | 18 | ns | | WRITE CYCLE [2 | 8, 29] | | • | • | • | | | t <sub>WC</sub> | Write cycle time | | _ | 55 | _ | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end | 35 | _ | 45 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | - | 45 | - | ns | | t <sub>HA</sub> | Address hold from write end | 0 | - | 0 | - | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | 40 | _ | ns | | t <sub>BW</sub> | BLE / BHE LOW to write end | 35 | _ | 45 | _ | ns | | $t_{SD}$ | Data setup to write end | 25 | _ | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to HI-Z [25, 26, 27] | _ | 18 | _ | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to low impedance [25, 26] | 10 | _ | 10 | _ | ns | ### Notes <sup>24.</sup> Test conditions assume a signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3 V). Test conditions for the read cycle use output loading shown in AC Test Loads and Waveforms section, unless <sup>25.</sup> At any temperature and voltage condition, $t_{HZCE}$ is less than $t_{LZCE}$ , $t_{HZBE}$ is less than $t_{LZDE}$ , $t_{HZOE}$ is less than $t_{LZOE}$ , and $t_{HZWE}$ is less than $t_{LZWE}$ for any device. 26. These parameters are guaranteed by design. <sup>22.</sup> t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state. 28. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE, or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. <sup>29.</sup> The minimum pulse width in Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to sum of t<sub>SD</sub> and t<sub>HZWE</sub>. # **Switching Waveforms** Figure 9. Read Cycle No. 1 of CY62146G (Address Transition Controlled) $^{[30,\ 31]}$ Figure 10. Read Cycle No. 1 of CY62146GE (Address Transition Controlled) [30, 31] <sup>30.</sup> The device is continuously selected. $\overline{OE}$ = $V_{IL}$ , $\overline{CE}$ = $V_{IL}$ , $\overline{BHE}$ or $\overline{BLE}$ or both = $V_{IL}$ . 31. $\overline{WE}$ is HIGH for Read cycle. ## Switching Waveforms (continued) Figure 12. Write Cycle No. 1 (WE Controlled) [33, 35, 36] - Notes 32. WE is HIGH for Read cycle. 33. For all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, $\overline{CE}$ is HIGH. - 34. Address valid prior to or coincident with $\overline{CE}$ LOW transition. - 35. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the - 36. Data I/O is in a HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . ## Switching Waveforms (continued) Figure 13. Write Cycle No. 2 (CE Controlled) [37, 38, 39] Figure 14. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[37,\ 38,\ 39,\ 40]}$ - 37. For all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, - 38. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the - 39. Data I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . 40. The minimum write pulse width for Write Cycle No. 3 ( $\overline{WE}$ Controlled, $\overline{OE}$ LOW) should be sum of $t_{HZWE}$ and $t_{SD}$ . ## Switching Waveforms (continued) Figure 15. Write Cycle No. 4 (BHE/BLE Controlled) [41, 42, 43] ### Notes <sup>41.</sup> For all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, $\overline{CE}_1$ is HIGH. <sup>42.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the <sup>43.</sup> Data I/O is in a HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . ### Truth Table - CY62146G/CY62146GE/CY62146GSL/CY62146GESL | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-------------------|-------------------|----|----|-----|-----|------------------------------------------------------------------------------------------------|------------------------------|----------------------------| | Н | X <sup>[44]</sup> | Х | Х | Х | Х | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | X <sup>[44]</sup> | L | Х | Х | Х | Χ | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Η | Н | L | Н | L | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>HI-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Η | Н | L | L | Н | HI-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Х | Χ | HI-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Н | Н | HI-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Ι | ∟ | X | Н | L | Data In (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>HI-Z (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Write Active (I | | | L | Н | L | Х | L | Н | HI-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Write Active (I <sub>C</sub> | | # ERR Output - CY62146GE/CY62146GESL | Output <sup>[45]</sup> Mode | | | |-----------------------------|----------------------------------------------------------|--| | 0 | Read operation, no single-bit error in the stored data. | | | 1 | Read operation, single-bit error detected and corrected. | | | HI-Z | Device deselected/outputs disabled/Write operation | | **Notes**44. The 'X' (Don't care) state for the chip enables refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. 45. ERR is an output pin. If not used, this pin should be left floating. Document Number: 001-95420 Rev. \*C Page 17 of 22 # **Ordering Information** | Speed (ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | | Operating Range | |------------|------------------|---------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------|-----------------| | 45 | 2.2 V-3.6 V | CY62146G30-45BVXI | 51-85150 | 48-ball VFBGA (6 × 8 × 1 mm), Single Chip Enable without ERR | Industrial | | | | CY62146GE30-45BVXI 51-85150 48-ball VFBGA (6 × 8 × 1 mm), Single Chip Enable with ERR | | | | | | | CY62146GE30-45ZSXI 51-85087 44-pin TSOP II with ERR | | | | | | | CY62146G30-45ZSXI | 51-85087 | 44-pin TSOP II without ERR | | | | 4.5 V–5.5 V | CY62146GE-45ZSXI 51-85087 44-pin TSOP II with ERR | | | | | | | CY62146G-45ZSXI | 51-85087 | 44-pin TSOP II without ERR | | ## **Ordering Code Definitions** # **Package Diagrams** Figure 16. 44-pin TSOP Z44-II Package Outline, 51-85087 Figure 17. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 Document Number: 001-95420 Rev. \*C PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web. NOTE: 51-85150 \*H # **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | BHE | Byte High Enable | | BLE | Byte Low Enable | | CE | Chip Enable | | CMOS | Complementary Metal Oxide Semiconductor | | I/O | Input/Output | | OE | Output Enable | | SRAM | Static Random Access Memory | | TSOP | Thin Small Outline Package | | VFBGA | Very Fine-Pitch Ball Grid Array | | WE | Write Enable | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μS | microsecond | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Error-Co | Document Title: CY62146G/CY62146GE/CY62146GSL/CY62146GESL MoBL®, 4-Mbit (256K words × 16 bit) Static RAM with Error-Correcting Code (ECC) Document Number: 001-95420 | | | | | | | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------------------------------------------------------------------------------|--|--|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | *B | 5023868 | VINI | 11/25/2015 | Changed status from Preliminary to Final. | | | | | *C | 5080447 | NILE | 01/11/2016 | Updated Ordering Information: Updated part numbers. Completing Sunset Review. | | | | Document Number: 001-95420 Rev. \*C Page 21 of 22 # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Community | Forums | Blogs | Video | Training ### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2015-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-95420 Rev. \*C Revised January 11, 2016 Page 22 of 22 # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # Cypress Semiconductor: <u>CY62146GE-45ZSXI</u> <u>CY62146G-45ZSXI</u> <u>CY62146GSL-45ZSXI</u> <u>CY62146GE30-45ZSXI</u> <u>CY62146GE30-45BVXI</u> <u>CY62146G30-45BVXIT</u> <u>CY62146G30-45ZSXAT</u> <u>CY62146G-45ZSXIT</u> <u>CY62146G-45ZSXAT</u> <u>CY62146G30-45ZSXA</u> <u>CY62146G-45ZSXA</u> <u>CY62146G30-45ZSXIT</u> <u>CY62146G30-45ZSXII</u> <u>CY62146G30-45ZSXII</u> <u>CY62146G30-45ZSXII</u>